

# **Computer Processors**

Arithmetic Logic Unit



Lecture 9



- The <u>Arithmetic Logic Unit</u> (ALU) is the
  centerpiece of any modern day computer
- The ALU implements a set of logic commands
- The ALU allows for the selection of which command should be output





- ALU's implement a fixed set of functions
- Each function can take at most two multibit arguments
- The ALU outputs the result of the boolean function and a set of flags





- The instruction is a set of control bits
  which select which function the ALU
  should output
  - $\circ$  And
  - Adder
  - Pre/post processing on inputs/outputs





#### Our specific ALU accepts

- Two 16-bit wide arguments
- A 6-bit wide instruction (control bits)

#### And outputs

- A 16-bit wide output
- A bit to indicate if the output is 0
- A bit to indicate if the output is less that 0





- With a 6-bit wide instruction gives the ALU
  a possible 2<sup>6</sup> (=64) instructions
- We are only interested in 18 of them



### **Control bits**



- The ALU has the choice between two basic functions logical And and Addition
- All operations are multi-bit operations
- All of the required components were covered in Lecture 4 - Common Logic Configurations

| Bit | Description            |
|-----|------------------------|
| za  | Zero input <b>A</b>    |
| na  | Negate input <b>A</b>  |
| zb  | Zero input <b>B</b>    |
| nb  | Negate input <b>B</b>  |
| f   | Select between & and + |
| no  | Negate output          |

### **Control bits**



- Each of the 18 configurations of the control bits does
  something of interest
- Let us consider the control bits set to 001110
  - The ALU is instructed to compute a-1
  - Input **A** is neither zero'ed nor negated
  - Input B is zeroed and then negated (2's complement -1<sub>10</sub>)
  - o f-bit set to **Addition**

| za | na | zb | nb | f | no | output   |
|----|----|----|----|---|----|----------|
| 1  | 0  | 1  | 0  | 1 | 0  | 0        |
| 1  | 1  | 1  | 1  | 1 | 1  | 1        |
| 1  | 1  | 1  | 0  | 1 | 0  | -1       |
| 0  | 0  | 1  | 1  | 0 | 0  | a        |
| 1  | 1  | 0  | 0  | 0 | 0  | b        |
| 0  | 0  | 1  | 1  | 0 | 1  | $\neg a$ |
| 1  | 1  | 0  | 0  | 0 | 1  | $\neg b$ |
| 0  | 0  | 1  | 1  | 1 | 1  | -a       |
| 1  | 1  | 0  | 0  | 1 | 1  | -b       |
| 0  | 1  | 1  | 1  | 1 | 1  | a+1      |
| 1  | 1  | 0  | 1  | 1 | 1  | b+1      |
| 0  | 0  | 1  | 1  | 1 | 0  | a-1      |
| 1  | 1  | 0  | 0  | 1 | 0  | b-1      |
| 0  | 0  | 0  | 0  | 1 | 0  | a+b      |
| 0  | 1  | 0  | 0  | 1 | 1  | a-b      |
| 0  | 0  | 0  | 1  | 1 | 1  | b-a      |
| 0  | 0  | 0  | 0  | 0 | 0  | a&b      |
| 0  | 1  | 0  | 1  | 0 | 1  | a b      |



|   | za | na | zb | nb | f | no | output |
|---|----|----|----|----|---|----|--------|
|   | 0  | 0  | 1  | 1  | 1 | 0  | a-1    |
| а |    |    |    |    |   |    |        |
| b |    |    |    |    |   |    |        |

|   | za | na | zb | nb | f | no | output |
|---|----|----|----|----|---|----|--------|
|   | 0  | 0  | 1  | 1  | 1 | 1  | -a     |
| а |    |    |    |    |   |    |        |
| b |    |    |    |    |   |    |        |



|   | za | na | zb | nb                   | f   | no  | output |
|---|----|----|----|----------------------|-----|-----|--------|
|   | 0  | 0  | 1  | 1                    | 1   | 0   | a-1    |
| а | а  | а  | а  | а                    | _   | 4   |        |
| b | b  | b  | 0  | <b>-1</b> (11111111) | a-1 | a-1 | a-1    |

|   | za | na | zb | nb | f   | no     | output     |
|---|----|----|----|----|-----|--------|------------|
|   | 0  | 0  | 1  | 1  | 1   | 1      | -a         |
| а | а  | а  | а  | а  | 4   | 1(0.1) |            |
| b | b  | b  | 0  | -1 | a-1 | !(a-1) | <b>-</b> a |

### **Control bits**

table



You should verify that the rest do what is claimed in the

What do the other 46 control bit configurations do?

| za | na | zb | nb | f | no | output   |
|----|----|----|----|---|----|----------|
| 1  | 0  | 1  | 0  | 1 | 0  | 0        |
| 1  | 1  | 1  | 1  | 1 | 1  | 1        |
| 1  | 1  | 1  | 0  | 1 | 0  | -1       |
| 0  | 0  | 1  | 1  | 0 | 0  | a        |
| 1  | 1  | 0  | 0  | 0 | 0  | b        |
| 0  | 0  | 1  | 1  | 0 | 1  | $\neg a$ |
| 1  | 1  | 0  | 0  | 0 | 1  | $\neg b$ |
| 0  | 0  | 1  | 1  | 1 | 1  | -a       |
| 1  | 1  | 0  | 0  | 1 | 1  | -b       |
| 0  | 1  | 1  | 1  | 1 | 1  | a+1      |
| 1  | 1  | 0  | 1  | 1 | 1  | b+1      |
| 0  | 0  | 1  | 1  | 1 | 0  | a-1      |
| 1  | 1  | 0  | 0  | 1 | 0  | b-1      |
| 0  | 0  | 0  | 0  | 1 | 0  | a+b      |
| 0  | 1  | 0  | 0  | 1 | 1  | a-b      |
| 0  | 0  | 0  | 1  | 1 | 1  | b-a      |
| 0  | 0  | 0  | 0  | 0 | 0  | a&b      |
| 0  | 1  | 0  | 1  | 0 | 1  | a b      |

# Implementation



#### Notice that the ALU is composed of

- A logic circuit that can negate or zero an input (times 2)
- Logic circuits for **Addition** and **And**.
- A logic circuit to select between them
- A logic circuit to negate the output
- A logic circuit to handle flags

Only the last one has not been

### **ALU**



- The ALU we implement is quite basic
- No multiplication/division
- No floating point numbers
- No exponentiation (required for some encryptions)
- Modern ALU's support many more operations

ALU most similar to a microprocessor or 1970's ALU's

# Summary



- Introduced the ALU
- Discussed the implementation
- Compared it to current architectures